Skip to content
New issue

Have a question about this project? Sign up for a free GitHub account to open an issue and contact its maintainers and the community.

By clicking “Sign up for GitHub”, you agree to our terms of service and privacy statement. We’ll occasionally send you account related emails.

Already on GitHub? Sign in to your account

Verilog Analyzer #2524

Closed
adarsh200496 opened this issue Nov 20, 2018 · 5 comments
Closed

Verilog Analyzer #2524

adarsh200496 opened this issue Nov 20, 2018 · 5 comments

Comments

@adarsh200496
Copy link

Hey guys!
Has anyone here made an Analyzer for Verilog?

Thanks!

@vladak vladak changed the title Verilog Anazlyzer Verilog Analyzer Nov 20, 2018
@duaneellissd
Copy link

+1 this would be a great addition
Also VHDL

@tarzanek
Copy link
Contributor

@adarsh200496 @duaneellissd It should be easy to add, since ctags already supports both - have a look at history commits on adding new analyzers + feel free to ask (on slack or here)
(it's a matter of jflex lexical parsers definition since ctags supports both)

@tarzanek
Copy link
Contributor

btw. writing an analyzer is fun, give it a shot guys! ;-)

idodeclare added a commit to idodeclare/OpenGrok that referenced this issue Feb 9, 2019
@idodeclare
Copy link
Contributor

Oops I didn't use "Resolve{s|d}", "Fix{es|ed}", or "Close{s|d}" in my commit message for auto-issue closing

@vladak
Copy link
Member

vladak commented Feb 10, 2019

Next time :-)

@vladak vladak closed this as completed Feb 10, 2019
Sign up for free to join this conversation on GitHub. Already have an account? Sign in to comment
Projects
None yet
Development

No branches or pull requests

5 participants