-
Notifications
You must be signed in to change notification settings - Fork 762
New issue
Have a question about this project? Sign up for a free GitHub account to open an issue and contact its maintainers and the community.
By clicking “Sign up for GitHub”, you agree to our terms of service and privacy statement. We’ll occasionally send you account related emails.
Already on GitHub? Sign in to your account
Verilog Analyzer #2524
Comments
+1 this would be a great addition |
@adarsh200496 @duaneellissd It should be easy to add, since ctags already supports both - have a look at history commits on adding new analyzers + feel free to ask (on slack or here) |
btw. writing an analyzer is fun, give it a shot guys! ;-) |
Oops I didn't use "Resolve{s|d}", "Fix{es|ed}", or "Close{s|d}" in my commit message for auto-issue closing |
Next time :-) |
Hey guys!
Has anyone here made an Analyzer for Verilog?
Thanks!
The text was updated successfully, but these errors were encountered: